



Workshop on Memristive systems for Space applications 30 April 2015 ESTEC, Noordwijk, NL

### **Fundamentals of Memristors**

Dirk J. Wouters and Eike Linn

RWTH Aachen, Institut für Werkstoffe der Elektrotechnik, Aachen, Germany







# The day MEMRISTOR became famous...

Vol 453|1 May 2008|doi:10.1038/nature06932

# The missing memristor found

Dmitri B. Strukov<sup>1</sup>, Gregory S. Snider<sup>1</sup>, Duncan R. Stewart<sup>1</sup> & R. Stanley Williams<sup>1</sup>

$$M(q) = \mathcal{R}_{\text{OFF}} \left( 1 - \frac{\mu_{\text{V}} \mathcal{R}_{\text{ON}}}{D^2} q(t) \right)$$









Figure 1 | The four fundamental two-terminal circuit elements: resistor, capacitor, inductor and memristor. Resistors and memristors are subsets of a more general class of dynamical devices, memristive systems. Note that R, C, L and M can be functions of the independent variable in their defining equations, yielding nonlinear elements. For example, a charge-controlled memristor is defined by a single-valued function M(q).

- RRAM seen as practical realisation of a theoretically predicted element
- Triggered a lot of interest especially in the EE (circuit design) world

### **Outline**

- 1. What are memristors?
- 2. Do real memristors exist?
- 3. Generalized memristive systems
- 4. Non-pinched hysteresis
- 5. Do we need memristors?

### **Outline**

- 1. What are memristors?
- 2. Do real memristors exist?
- 3. Generalized memristive systems
- 4. Non-pinched hysteresis
- 5. Do we need memristors?



# **Memristor = the missing 4th element**



# **Memristor = the missing 4th element**



Figure 1 | The four fundamental two-terminal circuit elements: resistor, capacitor, inductor and memristor. Resistors and memristors are subsets of a more general class of dynamical devices, memristive systems. Note that R, C, L and M can be functions of the independent variable in their defining equations, yielding nonlinear elements. For example, a charge-controlled memristor is defined by a single-valued function M(q).





# **Mathematical Description**

• 
$$M(q) = d\phi/dq$$

$$d\phi/dt = M(q).dq/dt$$

$$V = M(q).I$$

- → M has dimension of resistance [Ohm]
- → M depending on integral of passes current : memory
- → name of MEM-RISTOR

# Pinched hysteresis loop

 $v = M(x).i \rightarrow i=0 \rightarrow v=0$ : zero crossing

"if it's pinched, it's a memristor" (L.Chua)



### **Outline**

- 1. What are memristors?
- 2. Do real memristors exist?
- 3. Generalized memristive systems
- 4. Non-pinched hysteresis
- 5. Do we need memristors?

# Prototypical device = (TiO2 based) RRAM





### **Device Model & Formula's**



- Total R = series connection
  - $M(t) = R_{ON}.W(t)/D + R_{OFF}. (1-W(t)/D))$

- W(t) = state variable
  - $dW(t)/dt = \mu.E$  (drift of ions)
  - $E = R_{ON}.i(t)/D$  (relation E-i)
  - W = function of the amount of charges passed through the device
- $M(q) = R_0 m.R_{ON} \Delta R.q(t)/D^2$ 
  - $R_0 = R_{ON}.W_0/D + R_{OFF}.(1-W_0/D)$

Name des/der Vortragenden

# Physical?

- Concept:
  - Assumes special case of interfacial switching :
    - Current determined by layer resistivity, no influence by Schottky contact
    - Not proven, even not that it is interfacial and not filamentary (see further hysteresis loop)
  - Need to account for generation/recombination of oxygen vacancies;
    - Possibly by REDOX reactions at interface
  - We will have Oxygen Vacancy profiles (not 2 fixed levels, no abrupt transition...)

# Physical?

 Movement of boundary is essentially FIELD driven, not **CURRENT** driven

**Dirk Wouters ESA WS April 2015** 

- Further (for memory it needs to be) very non-linear: (good threshold behavior)
  - $-dW(t)/dt = \mu(E).E$
- Link to current as through relation of electric current in the device with field: i ~ E
  - However, also in principle non-linear over whole operation range (including "switching") (and different from drift non-linearity
- In memory we want at low fields (ideally) NO ion drift BUT measurable (state dependent) current, and "state change" only at high field:
  - Same integral of current at low field has different effect than integral of current at high field  $\rightarrow$  not accounted for?

A correspondence may be possible in principle but would be magical in practice because different energy barrier for electronic and ionic conduction

Name des/der Vortragenden

# **Hysteresis curve**

#### Theory:

- Each point on the pinched hysteresis is a stable point
- Limited change of dynamics over the complete range:
  - as only linearly depending on the current level

#### Real device:

- In different parts of the hysteresis, very <u>different dynamics</u>:
- Below Vt (SET) and V<sub>trans</sub>(RESET) NO change of state
- 3 regions of state change:
  - Snapback: very rapid initial set (impossible to control intermediate state)
  - Second part of SET: state depending on CURRENT LEVEL (not charge) \* microscopic still voltage controlled
  - **RESET: Voltage controlled**



Voltage - V - Volts



# Hysteresis shape: memristor vs real



### Memristive modeling - Three basic evalution criteria

### Essential characteristics of RRAM type cells

- 1. Non-symmetric I-V curve
- 2. Non-linearity of the switching kinetics
- 3. CRS in anti-serial connection of two devices

### Memristive modeling - Three basic evalution criteria

- 1. Non-symmetric I-V curve
- 2. Non-linearity of the switching kinetics
- 3. Anti-serial connection of two devices

#### **Initial memristor model:**

$$\begin{split} \dot{x} &= h\left(x, I\right) = K_{1} \cdot I \cdot f\left(x, I\right) \\ V &= R\left(x\right) \cdot I = \left(\left(R_{\text{LRS}} - R_{\text{HRS}}\right) \cdot x + R_{\text{HRS}}\right) \cdot I \end{split}$$





### Memristive modeling - Initial memristor model

- 1. Non-symmetric I-V curve X
- 2. Non-linearity of the switching kinetics
- 3. Anti-serial connection of two devices



#### 1. Basic I-V curve



#### 2. Non-linearity of the kinetics



### Memristive modeling - Initial memristor model

- 1. Non-symmetric I-V curve
- 2. Non-linearity of the switching kinetics
- 3. Anti-serial connection of two devices





#### 3. Anti-serial connection



- 1. Linear *I-V* curve
- 2. Non-exponential switching kinetics
- 3. No CRS behavior
- → More realistic models are required

### Other posible implementations?

Physical systems that do follow the resistance model (series connection or modified parallel connection):



- → Systems with resistance based on polarization and position of domain walls:
  - Magnetic spin based devices (MTJ's)
  - Ferroelectric Tunnel Junction



### MTJ based Memristor?

- Standard STT-MRAM cell:
  - In principle:
    - resistance is depending on the angle between the magnetization direction in free and fixed layer

- Angle can be changed by current
- In practice: very fast dynamics:
  - For practical frequencies, no continuous hysteresis loop but abrupt jumps between 2 levels



$$\frac{d\theta}{dt} = \alpha \gamma H_k(-\sin\theta\cos\theta + p\sin\theta)$$
$$p = (\eta \hbar I/2\alpha e M_s H_k V)$$



### MTJ based Memristor?

- Devices based on domain wall motion in free layer
  - in plane current device or perpendicular current devices

**Dirk Wouters ESA WS April 2015** 

– DW motion is <u>current driven</u>!!

$$M(q) = \left[ R_H - \frac{(R_H - R_L)\Gamma q(t)}{D} \right]$$
$$(dx/dt) = \Gamma I.$$



### **MTJ** based Memristor?

Small changes! In this case, going to extreme case annihilates DW



## Resistance depending on amount of up/down domains

#### NATURE MATERIALS DOI: 10.1038/NMAT3415

Large resistance changes!



Figure 1 | Tuning resistance and ferroelectric domain configuration with voltage amplitude. a, Dependence of the junction resistance measured at V<sub>read</sub> = 100 mV after the application of 20 ns voltage pulses (V<sub>write</sub>) of different amplitudes. The different curves correspond to different consecutive measurements, with varying maximum (positive or negative) V write. b, Variation of a similar capacitor resistance with the relative fraction of down domains extracted from the PFM phase images. Red-(and blue-)framed images show states achieved by the application of positive (and negative) voltage pulses of increasing amplitude starting from the ON (and OFF) state. The blue and red symbols correspond to the experimental resistance value as a function of the fraction of down domains extracted from the PFM phase images; the black curve is a simulation in a parallel resistance model. The error bars are calculated from the distribution of clear and dark contrasts in the grey level histograms. c,d, Current versus voltage curves, measured at 1kHz on a similar capacitor, for various amplitudes of the maximum voltage (c) and current versus voltage curves, measured at different frequencies: 100 Hz and 10 kHz (d). e, Evolution of the inverse of the negative switching field as a function of the measurement frequency. The green circles are extracted from c,d, and the orange squares from R(V) curves similar to a at different pulse durations.



### FTJ based Memristor?

 State variable = s = fraction of down polarized domains

**Dirk Wouters ESA WS April 2015** 

Change of s is field dependent

$$\mathrm{d}s/\mathrm{d}t = (1-s) \times \left\{ \frac{2}{\tau_{\mathrm{P}}(V)} \left( \frac{t - \tau_{\mathrm{N}}(V)}{\tau_{\mathrm{P}}(V)} \right) \right\} = f(s, V, t)$$

 They claim if corresponds to the generalized conditions for memristor systems?

$$V(t) = R(\sigma, V, i)i(t)$$

$$\dot{\mathbf{x}} = f(\mathbf{x}, \mathbf{v}, t)$$

$$d\sigma/dt = f(\sigma, V, t)$$

$$i = G(\mathbf{x}, \mathbf{v}, t)\mathbf{v}$$

- OK if written in conductance...

### FTJ based Memristor?

- Hysteresis curved shows different dynamics for SET and RESET?
  - Looks suspiciously similar to filamentary resistive switching???



### **Outline**

- 1. What are memristors?
- 2. Do real memristors exist?
- 3. Generalized memristive systems
- 4. Non-pinched hysteresis
- 5. Do we need memristors?



- Do not comply with Memristor definition
- Can be viewed as Memristive Device

### Memristor: special case of Memristive System

### Memristor<sup>1</sup> (ideal memristor<sup>2</sup>)

Current controlled memristor:

$$V = R(q) \cdot I$$
 
$$\dot{q} = I$$
 generalized state variable  $\mathbf{x}$  
$$\dot{\mathbf{x}} = f(\mathbf{x}, I) \cdot I$$

Voltage controlled memristor:

$$I = G(\phi) \cdot V$$
$$\dot{\phi} = V$$

q: charge (integral of the current)

 $\phi$ : magnetic flux (integral of the voltage)

### **Memristive system** (generalized memristor<sup>2</sup>)

Current controlled memristive system:

$$V = R(oldsymbol{x}, I) \cdot I$$
 e variable  $oldsymbol{\dot{x}} = f(oldsymbol{x}, I)$ 

Voltage controlled memristive system:

$$I = G(\boldsymbol{x}, V) \cdot V$$
$$\dot{\boldsymbol{x}} = f(\boldsymbol{x}, V)$$

x: inner state variables

<sup>&</sup>lt;sup>1</sup>L.O. Chua, IEEE Trans. Circuit Theory, CT-18, p. 507 (1971) <sup>2</sup>L.O. Chua, *Appl. Phys. A-Mater. Sci. Process.*, 102, p. 765 (2011)

## **Even more general definition (time variant)**

#### Dynamical system

$$y = h(x, u, t)$$

$$\dot{\boldsymbol{x}} = f(\boldsymbol{x}, \boldsymbol{u}, t)$$

y : output variableu : input variable

x: internal state

Multi-

#### Memristive system

$$y = h(\boldsymbol{x}, u, t) \cdot u$$

$$\dot{\boldsymbol{x}} = f(\boldsymbol{x}, u, t)$$

y: output variable u: input variable Scalar; current I, voltage V

x: internal state — Multidimensional

# (time invariant) Memristive System<sup>1</sup>

Current controlled memristive system:

$$V = R(\boldsymbol{x}, I) \cdot I$$
$$\dot{\boldsymbol{x}} = f(\boldsymbol{x}, I)$$

Voltage controlled memristive system:

$$I = G(\boldsymbol{x}, V) \cdot V$$
$$\dot{\boldsymbol{x}} = f(\boldsymbol{x}, V)$$

x: inner state variables

Property needed for pinched hysteresis loop:

$$R(\boldsymbol{x},0) \neq \infty$$

$$G(\boldsymbol{x},0) \neq 0$$

Nonvolatile property:

$$f(\boldsymbol{x},0) = 0$$



### **Outline**

- 1. What are memristors?
- 2. Do real memristors exist?
- 3. Generalized memristive systems
- 4. Non-pinched hysteresis
- 5. Do we need memristors?





#### **ARTICLE**

Received 11 Mar 2013 | Accepted 21 Mar 2013 | Published 23 Apr 2013

DOI: 10.1038/ncomms2784

**OPEN** 

**Dirk Wouters ESA WS April 2015** 

#### Nanobatteries in redox-based resistive switches require extension of memristor theory

I. Valov<sup>1,2,\*</sup>, E. Linn<sup>1,\*</sup>, S. Tappertzhofen<sup>1,\*</sup>, S. Schmelzer<sup>1</sup>, J. van den Hurk<sup>1</sup>, F. Lentz<sup>2</sup> & R. Waser<sup>1,2</sup>



Hysteresis in actual RRAM system does NOT go through the origrin!

### **EXTENDED Memristive devices**





Figure 5 | Classification of mem devices. (a) Memristive, memcapacitive and meminductive devices are assumed to offer pinched characteristics at the origin in general<sup>39</sup>. In the case of memcapacitive and meminductive devices, a spontaneous polarization of a ferroelectric and ferromagnetic material, respectively, leads for example, to non-zero-crossing characteristics 11. Similarly, a non-zero-crossing I-V characteristic of a memristive device indicates the presence of an inherent nanobattery, that is, this device is active. Therefore, we introduce the generic terms extended memristive device, extended memcapacitive device and extended meminductive device to account for both zero-crossing and non-zero-crossing I-V characteristics. Note that the origin of non-zero-crossing behaviour in memcapacitive and meminductive devices is of completely different nature than in memristive devices, thus require specific modifications of the concept. Interestingly, spin-transfer torque (STT) MRAM cells offer zero-crossing in contrast to ReRAM cells, thus can be considered as conventional memristive device. (b) Equivalent circuit of the extended memristive element. The ionic current is defined by the nanobattery, which controls the state-dependent resistor representing the electronic current path. The capacitance of the device is neglected as its influence is not significant. The partial electronic conductivity in the electrolyte induces a state-independent resistance Rieak due to a leakage current in parallel. (c) Simulated I-V characteristic of the extended memristor. The zoom shows the non-zero-crossing behaviour. Further considerations on the simulation are described in Supplementary Note 4.

### **Outline**

- 1. What are memristors?
- 2. Do real memristors exist?
- 3. Generalized memristive systems
- 4. Non-pinched hysteresis
- 5. Do we need memristors?

# "Memristors" are reported to find applications in different fields:

- Non-volatile memory
- Analog circuits
- Logic circuits/computation
- Neuromorphic systems
  - (Image processing)

### **Are Memristors needed?**

- Most interesting application:
  - combining analog signal processing with memory functionality!? (as e.g. neuromorphic systems)

- Important question:
  - what of these applications do follow from memristor theory?
  - or are they "just" demonstrated by "memristorlike" devices?
- Are "generalized" memristive system concepts as interesting as THE memristor

# Some more "names"...

# **Memristors\*: emulate synapse** functionality





CMOS type



MEMRISTOR type



\*Term coined by L.O..Chua, IEEE Transistor Circuit Theory 1971

# Neuristors\*: emulate axon signal transport

Cell body Axon

Figure 1 | Emulating an axon. Top: schematic diagram of a neuron. Bottom: spike generation and propagation along a chain of neuristors (N), mimicking the action potential propagating along an axon.

Going active

The spiking phenomena associated with neural activity are characterized by an impressive degree of efficiency. The fabrication of a neuristor consisting of nanoscale components represents a step towards implementing such devices in integrated circuit applications

**Dirk Wouters ESA WS April 2015** 

NATURE MATERIALS | VOL 12 | FEBRUARY 2013 | www.nature.com/naturematerials



#### ETTERS

PUBLISHED ONLINE: 16 DECEMBER 2012 | DOI: 10.1038/NMAT3510

nature materials

### A scalable neuristor built with Mott memristors

Matthew D. Pickett\*, Gilberto Medeiros-Ribeiro and R. Stanley Williams



# Memistor ≠ Memristor!

Name des/der Vortragenden

#### Solid-state thin-film memistor for electronic neural networks

S. Thakoor, A. Moopenn, T. Daud, and A. P. Thakoor Center for Space Microelectronics Technology, Jet Propulsion Laboratory, California Institute of Technology, Pasadena, California 91109

3132 J. Appl. Phys. 67 (6), 15 March 1990



FIG. 1. Schematic cross section of a three-terminal WO<sub>3</sub> memistor device.

Name des/der Vortragenden

# Thank You!